DocumentCode :
883493
Title :
Data retention of silicon nanocrystal storage nodes programmed with short voltage pulses
Author :
Puzzilli, Giuseppina ; Irrera, Fernanda
Author_Institution :
Dept. of Electron. Eng., Univ. of Rome "La Sapienza", Milan, Italy
Volume :
53
Issue :
4
fYear :
2006
fDate :
4/1/2006 12:00:00 AM
Firstpage :
775
Lastpage :
781
Abstract :
In this paper, data retention of nonvolatile memories with silicon nanocrystal discrete storage nodes is theoretically and experimentally investigated. Samples under test were memory arrays of 256×103 cells with 4-nm-thick tunnel oxide. Charge loss of cycled arrays was monitored using the gate-stress (GS) technique. A first set of samples was cycled by applying the conventional program and erase pulses on a millisecond timescale. Experiments showed different features as a function of the GS time, namely: 1) a fast discharge at short times and 2) a much slower leakage mechanism at long times. Leakage was analytically modeled by taking into account trap-assisted tunnel and direct tunnel at short and long times, respectively. Afterward, starting from the dynamics ruling the mechanism of creation of a new trap, another set of samples was cycled with pulsed voltage waveforms of suitable duty cycle and pulses on a microsecond timescale. In this case, the fast discharge was inhibited, and data retention consistently improved. The latter behavior was modeled in terms of a much lower trap density compared to that in the conventional cycling. The advantages of pulsed tunnel programming technique over the standard one in terms of data retention are definitely assessed.
Keywords :
elemental semiconductors; flash memories; nanostructured materials; semiconductor storage; silicon; tunnelling; 4 nm; data retention; discrete storage nodes; flash memory; gate stress technique; leakage mechanism; memory arrays; nonvolatile memories; pulsed programming-erasing; pulsed tunnel programming technique; short voltage pulses; silicon nanocrystal; Channel hot electron injection; Degradation; Flash memory; Monitoring; Nanocrystals; Nonvolatile memory; Silicon; Stress; Testing; Voltage; Data retention; nanocrystal Flash memory; pulsed programming/erasing (P/E);
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2006.871185
Filename :
1610909
Link To Document :
بازگشت