DocumentCode :
883809
Title :
Gate-stack analysis for 45-nm CMOS devices from an RF perspective
Author :
Nuttinck, Sebastien ; Curatola, Gilberto ; Widdershoven, Frans
Author_Institution :
Philips Res., Heverlee, Belgium
Volume :
53
Issue :
4
fYear :
2006
fDate :
4/1/2006 12:00:00 AM
Firstpage :
925
Lastpage :
928
Abstract :
Three gate stacks for the 45-nm node are analyzed from an RF perspective. The authors present an expression of the gate resistance valid for all three stacks, quantify the differences each stack has on several small-signal RF figures-of-merit and on the RF noise parameters, and demonstrate that devices with fully silicided gates will enable ultralow-power/low-noise RF applications, while the performance of transistors using multilayer gate stacks are limited by large contact resistance. Although offering better bandwidth and noise characteristics than the poly/silicide stack, the deposited metal stack will lose its advantage in devices requiring higher gate work functions than in planar bulk CMOS transistors.
Keywords :
CMOS integrated circuits; MOSFET; circuit noise; contact resistance; 45 nm; CMOS transistor; RF figures of merit; RF noise parameter; contact resistance; fully silicided gate; gate resistance; gate work function; gate-stack analysis; multi-layer gate stack; noise characteristic; Bandwidth; CMOS technology; Contact resistance; Electrical resistance measurement; Microwave transistors; Noise figure; Nonhomogeneous media; Radio frequency; Semiconductor device noise; Silicides; 45 nm; CMOS; RF; contact resistance; gate stack; noise;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2006.870878
Filename :
1610932
Link To Document :
بازگشت