Title :
A 340 mV-to-0.9 V 20.2 Tb/s Source-Synchronous Hybrid Packet/Circuit-Switched 16 × 16 Network-on-Chip in 22 nm Tri-Gate CMOS
Author :
Chen, Gang ; Anders, Mark A. ; Kaul, Himanshu ; Satpathy, Sudhir K. ; Mathew, Sanu K. ; Hsu, S.K. ; Agarwal, Abhishek ; Krishnamurthy, Ram K. ; De, Vivek ; Borkar, Shekhar
Author_Institution :
Circuit Res. Lab., Intel Corp., Hillsboro, OR, USA
Abstract :
A 16 × 16 mesh network-on-chip (NoC) is fabricated in 22 nm tri-gate CMOS for high-throughput, energy-efficient on-chip interconnect in multi-core processors and systems-on-chip. The NoC connects 256 nodes that are each in their own voltage and clock domain using 5-port routers and 112 b, 855 μm data links. Source-synchronous operation eliminates global clock distribution power and adapts to process, voltage, and temperature variations. Hybrid packet/circuit switching improves energy efficiency by removing intra-route data storage and increases throughput with parallel packet-switched channel setup and circuit-switched data transfer. The NoC achieves: i) 20.2 Tb/s total throughput at 0.9 V, 25 °C; ii) source-synchronous operation for a 2.7× increase in bisection bandwidth to 2.8 Tb/s and 93% reduction in circuit-switched latency at 407 ps/hop, compared to synchronous design; iii) hybrid packet/circuit switching for a 62% latency improvement and 55% increase in energy efficiency to 7.0 Tb/s/W, compared to packet switching; iv) a peak energy efficiency of 18.3 Tb/s/W for near-threshold operation at 430 mV, 25 °C; v) ultra-low-voltage operation down to 340 mV, 25 °C, with router power scaling to 363 μW.
Keywords :
CMOS digital integrated circuits; integrated circuit interconnections; network-on-chip; packet switching; 5-port routers; NoC; SoC; bisection bandwidth; bit rate 20.2 Tbit/s; circuit-switched data transfer; circuit-switched latency; clock domain; data links; energy-efficient on-chip interconnect; mesh network-on-chip; multicore processors; near-threshold operation; parallel packet-switched channel setup; power 363 muW; process variations; size 22 nm; source-synchronous hybrid packet switching; synchronous design; systems-on-chip; temperature 25 degC; temperature variations; trigate CMOS; voltage 340 mV to 0.9 V; voltage variations; Clocks; Network-on-chip; Ports (Computers); Switching circuits; Synchronization; Throughput; Circuit switching; multiprocessor interconnect; near-threshold voltage circuits; network-on-chip (NoC); source-synchronous communication; ultra-low-voltage circuits;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2014.2369508