DocumentCode :
885119
Title :
Effects of gate geometry on propagation delay of integrated injection logic (I/sup 2/L)
Author :
Shinozaki, Satoshi ; Shinada, Kazuyoshi ; Miyamoto, Jun-ichi
Volume :
13
Issue :
2
fYear :
1978
fDate :
4/1/1978 12:00:00 AM
Firstpage :
225
Lastpage :
230
Abstract :
The effects of gate geometry on the propagation delay have been investigated for I/SUP 2/L gates with a self-aligned double-diffusion injector (S/SUP 2/L). To improve the switching speed of the I/SUP 2/L gate, the stored charge in the upside-down operated n-p-n transistor in the gate should be minimized. Following this principle, one can straightforwardly find that the reduction of the stored charges in the internal n-p-n base region and in the lateral p-n-p base region is the step to be taken for the further improvement of the speed. This can be realized by simply contracting the geometry of the gate. The minimum delay time realized in the gate was 3.2 ns/gate. Assuming that capabilities of processing the devices with 1-/spl mu/m accuracy become available, it is predicted that 1 ns/gate delay time can be realized with an improved S/SUP 2/L gate.
Keywords :
Bipolar integrated circuits; Integrated logic circuits; bipolar integrated circuits; integrated logic circuits; Analytical models; Delay effects; Fabrication; Geometry; Impurities; Logic; Propagation delay; Research and development; Ring oscillators; Substrates;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1978.1051023
Filename :
1051023
Link To Document :
بازگشت