DocumentCode :
885596
Title :
Embedded Test Decompressor to Reduce the Required Channels and Vector Memory of Tester for Complex Processor Circuit
Author :
Han, Yinhe ; Hu, Yu ; Li, Xiaowei ; Li, Huawei ; Chandra, Anshuman
Author_Institution :
Inst. of Comput. Technol., Chinese Acad. of Sci., Beijing
Volume :
15
Issue :
5
fYear :
2007
fDate :
5/1/2007 12:00:00 AM
Firstpage :
531
Lastpage :
540
Abstract :
An embedded test stimulus decompressor is presented for the test patterns decompression, which can reduce the required channels and vector memory of automatic test equipment (ATE) for complex processor circuit. The proposed decompressor mainly consists of a periodically alterable MUX network which has multiple configurations to decode the input information flexibly and efficiently. In order to reduce the number of test patterns and configurations, a test patterns compaction algorithm, using CI-Graph merging, is proposed. With the proposed periodically alterable MUX network and the patterns compaction algorithm, smaller test data volume and required external pins can be achieved as compared to previous techniques
Keywords :
automatic test equipment; automatic test pattern generation; embedded systems; vector processor systems; ATE; Godson processor; MUX network; automatic test equipment; complex processor circuit; embedded test decompressor; test stimulus decompression; vector memory; Automatic test equipment; Automatic testing; Circuit testing; Compaction; Computer architecture; Decoding; Logic testing; Merging; Microprocessors; Very large scale integration; Automatic test equipment (ATE); Godson processor; MUX network; test stimulus decompression;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2007.893652
Filename :
4212146
Link To Document :
بازگشت