Title :
1 /spl mu/m MOSFET VLSI technology. V. A single-level polysilicon technology using electron-beam lithography
Author :
Hunter, William R. ; Ephrath, Linda ; Grobman, Warren D. ; Osburn, Carlton M. ; Crowder, Billy L. ; Cramer, Alice ; Luhn, Hans E.
fDate :
4/1/1979 12:00:00 AM
Abstract :
For pt. IV see ibid., vol.SC14, no.2, p.268 (1979). An n-channel single-level polysilicon, 25 nm gate-oxide technology, using electron-beam lithography with a minimum feature size of 1 /spl mu/m, has been implemented for MOSFET logic applications. The six-mask process employs semirecessed oxide isolation and makes extensive use of ion implantation, resist liftoff techniques, and reactive ion etching. A description of the process is given, with particular emphasis on topographical considerations. Implementation of a field etchback after source/drain implant to eliminate a low thick-oxide parasitic-device threshold is also discussed.
Keywords :
Electron beam lithography; Field effect integrated circuits; Integrated circuit technology; Large scale integration; electron beam lithography; field effect integrated circuits; integrated circuit technology; large scale integration; Etching; Implants; Ion implantation; Isolation technology; Lithography; MOSFET circuits; Oxidation; Programmable logic arrays; Resists; Very large scale integration;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1979.1051174