DocumentCode :
886880
Title :
Delay-time optimization for driving and sensing of signals on high-capacitance paths of VLSI systems
Author :
Mohsen, Amr M. ; Mead, Carver A.
Volume :
14
Issue :
2
fYear :
1979
fDate :
4/1/1979 12:00:00 AM
Firstpage :
462
Lastpage :
470
Abstract :
Minimization of the delay times associated with driving and sensing signals from large capacitance paths by optimizing the fan-out factor of the driver stages, the gain of the input sensing stages, and the path voltage swing are examined. Examples of driving signals on a high capacitance path with two driving schemes are: a push-pull depletion-load driver chain and a fixed driver; and of sensing signals with two sensing schemes: a single-ended depletion-load inverter input stage and a balanced regenerative strobed latch are presented.
Keywords :
Large scale integration; Monolithic integrated circuits; large scale integration; monolithic integrated circuits; Capacitance; Character generation; Computer science; Degradation; Delay effects; Driver circuits; Inverters; System performance; Very large scale integration; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1979.1051198
Filename :
1051198
Link To Document :
بازگشت