DocumentCode
886972
Title
Simulation of Worst-Case Total Dose Radiation Effects in CMOS VLSI Circuits
Author
Bhuva, Bharat L. ; Paulos, John J. ; Diehl, Sherra E.
Volume
33
Issue
6
fYear
1986
Firstpage
1546
Lastpage
1550
Abstract
A new methodology for evaluating worst-case radiation failure levels for CMOS VLSI circuits in total dose environments is presented. The new methodology reduces computation time by orders of magnitude by using simple calculations to identify vulnerable sub-circuits and worst-case irradiation and operating bias conditions. Sensitive sub-circuits are then analyzed by accurate, device-level simulators to predict radiation failure levels. The method has been implemented and results for sample circuits are described.
Keywords
Circuit analysis; Circuit simulation; Circuit testing; Computational modeling; Contracts; Failure analysis; Flowcharts; Radiation effects; Threshold voltage; Very large scale integration;
fLanguage
English
Journal_Title
Nuclear Science, IEEE Transactions on
Publisher
ieee
ISSN
0018-9499
Type
jour
DOI
10.1109/TNS.1986.4334639
Filename
4334639
Link To Document