DocumentCode :
887069
Title :
Comparisons of Single Event Vulnerability of GaAs SRAMS
Author :
Weatherford, T.R. ; Hauser, J.R. ; Diehl, S.E.
Volume :
33
Issue :
6
fYear :
1986
Firstpage :
1590
Lastpage :
1596
Abstract :
A GaAs MESFET/JFET model incorporated into SPICE has been used to accurately describe C-EJFET, E/D MESFET and D MESFET/resistor GaAs memory technologies. These cells have been evaluated for critical charges due to gate-to-drain and drain-to-source charge collection. Low gate-to-drain critical charges limit conventional GaAs SRAM soft error rates to approximately 1E-6 errors/bit-day. SEU hardening approaches including decoupling resistors, diodes, and FETs have been investigated. Results predict GaAs RAM cell critical charges can be increased to over 0.1pC. Soft error rates in such hardened memories may approach 1E-7 errors/bit-day without significantly reducing memory speed. Tradeoffs between hardening level, performance and fabrication complexity are discussed.
Keywords :
Diodes; Error analysis; FETs; Gallium arsenide; MESFETs; Random access memory; Read-write memory; Resistors; SPICE; Single event upset;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.1986.4334647
Filename :
4334647
Link To Document :
بازگشت