DocumentCode :
887225
Title :
Characterization of spatial intrafield gate CD variability, its impact on circuit performance, and spatial mask-level correction
Author :
Orshansky, Michael ; Milor, Linda ; Hu, Chenming
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Texas, Austin, TX, USA
Volume :
17
Issue :
1
fYear :
2004
Firstpage :
2
Lastpage :
11
Abstract :
The authors present a comprehensive characterization method applied to the study of the state-of-the-art 18-μm CMOS process. Statistical characterization of gate CD reveals a large spatial intrafield component, strongly dependent on the local layout patterns. The authors describe the statistical analysis of this data and demonstrate the need for such comprehensive characterization. They describe the experimental setup of the novel measurement-based characterization approach that is capable of capturing all the relevant CD variation patterns necessary for accurate circuit modeling and statistical design for increased performance and yield. Characterization is based upon an inexpensive electrically based measurement technique. A rigorous statistical analysis of the impact of intrafield variability on circuit performance is undertaken. They show that intrafield CD variation has a significant detrimental effect on the overall circuit performance that may be as high as 25%. Moreover, they demonstrate that the spatial component of gate CD variability, rather than the proximity-dependent component, is predominantly responsible for speed degradation. In order to reduce the degradation of circuit performance and yield, the authors propose a mask-level spatial gate CD correction algorithm to reduce the intrafield and overall variability and provide an analytical model to evaluate the effectiveness of correction for variance reduction. They believe that potentially significant benefits can be achieved through implementation of this compensation technique in the production environment.
Keywords :
CMOS integrated circuits; integrated circuit layout; integrated circuit modelling; integrated circuit yield; masks; 18 micron; CMOS; circuit modeling; circuit performance; gate CD; local layout patterns; mask-level spatial gate CD correction algorithm; proximity-dependent component; spatial intrafield component; spatial intrafield gate CD variability; spatial mask-level correction; statistical analysis; statistical design; yield; Analytical models; CMOS logic circuits; CMOS process; Circuit optimization; Circuit simulation; Degradation; Lenses; Measurement techniques; Production; Statistical analysis;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2003.822735
Filename :
1265762
Link To Document :
بازگشت