DocumentCode :
888089
Title :
A 300 V//spl mu/s monolithic voltage follower
Author :
Erdi, George
Volume :
14
Issue :
6
fYear :
1979
Firstpage :
1059
Lastpage :
1065
Abstract :
An open-loop, JFET input, high-speed buffer, designed without feedback, is described. Careful biasing of source and emitter followers ensures accurate unity gain and gain linearity with 10 mA of load current. A unique quasi-quad input FET layout provides excellent matching and thermal gradient cancellation and simultaneously optimizes speed performance. Offset voltage is permanently adjusted at wafer test by Zener-zap trimming. The output is capable of driving large capacitive loads with 70 mA of peak current.
Keywords :
Buffer circuits; Emitter followers; Linear integrated circuits; Monolithic integrated circuits; Operational amplifiers; buffer circuits; emitter followers; linear integrated circuits; monolithic integrated circuits; operational amplifiers; Circuits; Degradation; Equations; Impedance; Operational amplifiers; Power supplies; Protection; Transconductance; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1979.1051315
Filename :
1051315
Link To Document :
بازگشت