DocumentCode :
888164
Title :
Design of compact static CMOS carry look-ahead adder using recursive output property
Author :
Lee, Y.T. ; Park, I.C. ; Kyung, C.M.
Author_Institution :
Korea Adv. Inst. of Sci. & Technol., Taejon, South Korea
Volume :
29
Issue :
9
fYear :
1993
fDate :
4/29/1993 12:00:00 AM
Firstpage :
794
Lastpage :
796
Abstract :
A high-speed adder scheme based on transistor sharing in multiple output static CMOS complex gates having recursive relations among output expressions (called recursive output property) is introduced. A brief transistor sharing technique for extracting the subfunction from the given Boolean function implemented with a static CMOS complex gate is described, and the technique applied to the design of a 32 bit CLA (carry look-ahead adder). Simulation using HSPICE with 1.5 mu m CMOS model parameters for the case of a 32 bit carry look-ahead adder has shown a reduction of the total number of transistors in the 4 bit carry look-ahead circuit from 56 of the conventional scheme down to the 32 of the authors´ proposed scheme with a speed improvement of approximately 12.5% for 32 bit addition.
Keywords :
CMOS integrated circuits; adders; carry logic; integrated logic circuits; logic design; 1.5 micron; Boolean function; CMOS model parameters; HSPICE; carry look-ahead adder; compact static adder design; digital arithmetic; high-speed adder scheme; multiple output; recursive output property; static CMOS complex gates; transistor sharing;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19930531
Filename :
211274
Link To Document :
بازگشت