DocumentCode :
889344
Title :
Fault-tolerant array processors using single-track switches
Author :
Kung, Sun-Yuan ; Jean, Shiann-ning ; Chang, Chih-wei
Author_Institution :
Dept. of Electr. Eng., Princeton Univ., NJ, USA
Volume :
38
Issue :
4
fYear :
1989
fDate :
4/1/1989 12:00:00 AM
Firstpage :
501
Lastpage :
514
Abstract :
An array grid model based on single-track switches is proposed. A reconfigurability theorem is developed to provide the theoretical footing for novel reconfiguration algorithms for the fabrication-time and run-time processing. For fabrication-time yield enhancement, the problem of finding a feasible reconfiguration using global control can be reformulated as a maximum independent set problem. An existing algorithm in graph theory is adopted to solve this problem. The simulations conducted indicate that the algorithm is computationally very efficient; therefore, it may also be applicable to certain run-time fault tolerance. In real-time fault tolerance, the propagation time of data/control signals between the host computer incurred in the global control is often prohibitively long; therefore, only distributed processing is feasible. Based on the same reconfigurability theorem, a distributive reconfiguration algorithm is developed for (asynchronous) array processors
Keywords :
fault tolerant computing; graph theory; parallel processing; array grid model; fabrication time processing; fault tolerant array processors; graph theory; propagation time; reconfigurability theorem; run-time processing; single-track switches; yield enhancement; Clocks; Computational modeling; Fabrication; Fault tolerance; Graph theory; Lattices; Pipeline processing; Runtime; Signal processing; Switches;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.21143
Filename :
21143
Link To Document :
بازگشت