Title :
A 256K bit dynamic RAM
Author :
Matsue, Shigeki ; Yamamoto, Hirohiko ; Kobayashi, Keizo ; Wada, Toshio ; Tameda, Masato ; Okuda, Takashi ; Inagaki, Yasaburo
Abstract :
A 256K/spl times/1 bit NMOS dynamic RAM, fabricated using conventional n-channel two-layer polysilicon gate technology, is described. The memory cell was laid out in 5.7 /spl mu/m/spl times/12.5 /spl mu/m, and the die measured 4.84 mm/spl times/8.59 mm which can use a standard 300 mil 16 pin DIP. Reduction of the bit line capacitance was accomplished using the second polysilicon layer for the bit line. Through the use of large memory cell capacitance and special device coating techniques, alpha particle immunity was increased. The memory offers a 160 ns typical access time, 350 ns cycle time, and 250 mW active power dissipation.
Keywords :
Field effect integrated circuits; Integrated memory circuits; Random-access storage; field effect integrated circuits; integrated memory circuits; random-access storage; Alpha particles; Capacitance; DRAM chips; Electronics packaging; Noise reduction; Pollution measurement; Random access memory; Signal design; Size measurement; Voltage;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1980.1051485