DocumentCode :
889978
Title :
10 Gbit/s clock recovery circuit using temperature compensated dielectric resonator filter
Author :
Song, Jae Ho ; Yoo, Tae Whan ; Park, Moon Soo
Author_Institution :
Opt. Transmission Sect., Electron. & Telecommun. Res. Inst., Taejon, South Korea
Volume :
31
Issue :
17
fYear :
1995
fDate :
8/17/1995 12:00:00 AM
Firstpage :
1458
Lastpage :
1460
Abstract :
A clock recovery circuit using a dielectric resonator filter (DRF) for 10 Gbit/s data regeneration is presented. Where a temperature compensation technique was for the first time employed to keep the relative phase between the input data and clock to the decision circuit as constant as possible. The experimental results showed an output clock phase variation of <±6 deg over the operating temperature range from 0-75°C and the measured maximum RMS jitters of <2 ps with the resonance detunings of up to ±10 MHz
Keywords :
clocks; compensation; dielectric resonators; jitter; resonator filters; 0 to 75 C; 10 Gbit/s; clock recovery circuit; data regeneration; decision circuit; dielectric resonator filter; jitters; resonance detuning; temperature compensation;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19951013
Filename :
464133
Link To Document :
بازگشت