Title :
10 Gbit/s clock recovery circuit using temperature compensated dielectric resonator filter
Author :
Song, Jae Ho ; Yoo, Tae Whan ; Park, Moon Soo
Author_Institution :
Opt. Transmission Sect., Electron. & Telecommun. Res. Inst., Taejon, South Korea
fDate :
8/17/1995 12:00:00 AM
Abstract :
A clock recovery circuit using a dielectric resonator filter (DRF) for 10 Gbit/s data regeneration is presented. Where a temperature compensation technique was for the first time employed to keep the relative phase between the input data and clock to the decision circuit as constant as possible. The experimental results showed an output clock phase variation of <±6 deg over the operating temperature range from 0-75°C and the measured maximum RMS jitters of <2 ps with the resonance detunings of up to ±10 MHz
Keywords :
clocks; compensation; dielectric resonators; jitter; resonator filters; 0 to 75 C; 10 Gbit/s; clock recovery circuit; data regeneration; decision circuit; dielectric resonator filter; jitters; resonance detuning; temperature compensation;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:19951013