DocumentCode
890472
Title
SDW MOSFET static memory cell
Author
Elmasry, Mohamed I. ; Hamdy, Esmat Z.
Volume
16
Issue
2
fYear
1981
fDate
4/1/1981 12:00:00 AM
Firstpage
80
Lastpage
85
Abstract
The single device well (SDW) memory cell, including an access transistor, uses only two SDW MOSFETs, versus four-to-six transistors in conventional static memory cells and thus a great saving in silicon area results. Cell static and dynamic performance are discussed and simulated using an appropriate model implemented in the computer-aided circuit analysis program WATAND. The access time of the new cell is comparable to that of conventional MOSFET cells. Using 3 μm technology, an SDW memory cell consumes an area of 600 μm/SUP 2/ and has an average power consumption of 10 μW at 5 V supply. Another version of the cell using a polyresistor is also discussed.
Keywords
Circuit analysis computing; Digital simulation; Field effect integrated circuits; Integrated memory circuits; circuit analysis computing; digital simulation; field effect integrated circuits; integrated memory circuits; CMOS technology; Circuit analysis computing; Computational modeling; Diodes; Electron mobility; Impurities; MOS devices; MOSFET circuits; Permittivity; Silicon;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.1981.1051545
Filename
1051545
Link To Document