DocumentCode :
890584
Title :
LECTOR: a technique for leakage reduction in CMOS circuits
Author :
Hanchate, Narender ; Ranganathan, Nagarajan
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of South Florida, Tampa, FL, USA
Volume :
12
Issue :
2
fYear :
2004
Firstpage :
196
Lastpage :
205
Abstract :
In CMOS circuits, the reduction of the threshold voltage due to voltage scaling leads to increase in subthreshold leakage current and hence static power dissipation. We propose a novel technique called LECTOR for designing CMOS gates which significantly cuts down the leakage current without increasing the dynamic power dissipation. In the proposed technique, we introduce two leakage control transistors (a p-type and a n-type) within the logic gate for which the gate terminal of each leakage control transistor (LCT) is controlled by the source of the other. In this arrangement, one of the LCTs is always "near its cutoff voltage" for any input combination. This increases the resistance of the path from V/sub dd/ to ground, leading to significant decrease in leakage currents. The gate-level netlist of the given circuit is first converted into a static CMOS complex gate implementation and then LCTs are introduced to obtain a leakage-controlled circuit. The significant feature of LECTOR is that it works effectively in both active and idle states of the circuit, resulting in better leakage reduction compared to other techniques. Further, the proposed technique overcomes the limitations posed by other existing methods for leakage reduction. Experimental results indicate an average leakage reduction of 79.4% for MCNC\´91 benchmark circuits.
Keywords :
CMOS logic circuits; SPICE; VLSI; circuit optimisation; integrated circuit noise; leakage currents; low-power electronics; CMOS gates; HSPICE; LECTOR; VLSI; benchmark circuits; gate-level netlist; leakage control transistors; leakage reduction; noise analysis; power optimization; static power dissipation; subthreshold leakage current; threshold voltage; transistor stacking; voltage scaling; CMOS logic circuits; CMOS technology; Capacitance; Dynamic voltage scaling; Leakage current; Logic gates; Power dissipation; Stacking; Subthreshold current; Threshold voltage;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2003.821547
Filename :
1266408
Link To Document :
بازگشت