DocumentCode :
890873
Title :
Integrated complementary MOS circuit
Author :
Tsai, Joseph C.
Volume :
55
Issue :
6
fYear :
1967
fDate :
6/1/1967 12:00:00 AM
Firstpage :
1121
Lastpage :
1122
Abstract :
Regions of p and n silicon were obtained on the same substrate using a modified etch and refill technique. n- and p-channel enhancement mode MOS transistors were fabricated in these regions. The depletion of boron from the silicon surface was minimized by the use of low-temperature pyrolytic oxide for the diffusion mask and the insulator of the MOS transistors. An integrated complementary MOS memory circuit constructed with the aforementioned techniques exhibited a standby power dissipation of 8.4 µW at 12 volts supply.
Keywords :
Boron; Circuits; Conductivity; Dielectric materials; Dielectric substrates; Etching; MOSFETs; Random variables; Silicon; Surface treatment;
fLanguage :
English
Journal_Title :
Proceedings of the IEEE
Publisher :
ieee
ISSN :
0018-9219
Type :
jour
DOI :
10.1109/PROC.1967.5764
Filename :
1447694
Link To Document :
بازگشت