DocumentCode :
891122
Title :
High-speed split-emitter I/sup 2/L/MTL memory cell
Author :
Wiedmann, Siegfried K. ; Tang, Denny D. ; Beresford, Roderic
Volume :
16
Issue :
5
fYear :
1981
Firstpage :
429
Lastpage :
434
Abstract :
Describes a novel circuit/device approach that overcomes the performance drawback of the injection-sensed I/SUP 2/L/MTL memory cell cited in a 16-kbit static MTL RAM (see IEEE ISSCC Dig. Tech. Papers, p.222-4, 1980). As a result, a compact memory cell with extremely low DC standby power in the nanowatt range and with read/write times below 5 ns is achieved. This has been verified by experimental investigations on small test arrays. They have been fabricated with an advanced process featuring a p-polysilicon-base self-alignment scheme and a double-diffused p-n-p structure. In addition, computer circuit simulations have been performed that show the read delay sensitivities in large arrays. Based on these results, an access time of less than 25 ns is projected for a 16-kbit MTL RAM.
Keywords :
Bipolar integrated circuits; Integrated injection logic; Integrated memory circuits; Random-access storage; bipolar integrated circuits; integrated injection logic; integrated memory circuits; random-access storage; Circuit analysis computing; Circuit simulation; Circuit testing; Delay; Helium; Logic devices; Random access memory; Read-write memory; Resistors; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1981.1051618
Filename :
1051618
Link To Document :
بازگشت