Title :
Fully boosted 64K dynamic RAM with automatic and self-refresh
Author :
Taniguchi, Makoto ; Yoshihara, Tsutomu ; Yamada, Michihiro ; Shimotori, Kazuhiro ; Nakano, Takao ; Gamou, Yoshimi
fDate :
10/1/1981 12:00:00 AM
Abstract :
A novel high-speed low-power 64K dynamic RAM with enough margin has been attained using a double polysilicon and 3-μm process technologies. To obtain a low soft error rate below 1×10/SUP -6/ errors per device hour without sacrificing the high-speed and low-power operation, some novel approaches are proposed in the circuit and device designs. In particular, fully boosted circuits and the Hi-C cell structure with polysilicon bit line are designed to increase the margin of the single 5-V power supply 64K dynamic RAM. The fabricated device provides a typical access time of 90 ns and an operating power of 190 mW at 25°C. Also, the design features of the automatic and self-refresh functions on the same chip are described.
Keywords :
Field effect integrated circuits; Integrated memory circuits; Large scale integration; Random-access storage; field effect integrated circuits; integrated memory circuits; large scale integration; random-access storage; Circuit synthesis; Clocks; DRAM chips; Error analysis; Operational amplifiers; Power supplies; Pulse circuits; Random access memory; Timing; Voltage;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1981.1051628