DocumentCode :
891652
Title :
Using signed digit arithmetic for low-power multiplication
Author :
Crookes, D. ; Jiang, M.
Author_Institution :
Sch. of Electr. Eng., Queen´´s Univ. Belfast, Belfast
Volume :
43
Issue :
11
fYear :
2007
Firstpage :
613
Lastpage :
614
Abstract :
Hardware implementations of arithmetic operators using signed digit arithmetic have lost some of their earlier popularity. However, SD is revisited and used to realise an efficient radix-16 generic multiplier, which has particular potential for low-power implementation. The SD multiplier algorithm reduces the number of partial products to as much as 1/4, and in initial tests reduces the estimated power consumption to only about 50% of that of the Booth multiplier. It is different from other previous high-radix methods in that it employs a novel method to generate its partial products with zero arithmetic logic.
Keywords :
digital arithmetic; low-power electronics; multiplying circuits; Booth multiplier; SD multiplier algorithm; arithmetic operators; low-power multiplication; power consumption; radix-16 generic multiplier; signed digit arithmetic; zero arithmetic logic;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20070761
Filename :
4216350
Link To Document :
بازگشت