Title :
Fault coverage requirement in production testing of LSI circuits
Author :
Agrawal, Vishwani D. ; Seth, Sharad C. ; Agrawal, Prathima
fDate :
2/1/1982 12:00:00 AM
Abstract :
A technique is described for evaluating the effectiveness of production tests for large scale integrated (LSI) circuit chips. It is based on a model for the distribution of faults on a chip. The model requires two parameters, the average number (n/SUB 0/) of faults on a faulty chip and the yield (y) of good chips. It is assumed that the yield either is known or can be calculated from the available formulas. The other parameter, n/SUB 0/, is determined from an experimental procedure. Once the model is fully characterized, it allows calculation of the field reject rate as a function of the fault coverage. The technique implicitly takes into account such variables as fault simulator characteristics, the feature size, and the manufacturing environment. An actual LSI circuit is used as an example.
Keywords :
Integrated circuit testing; Large scale integration; Production testing; integrated circuit testing; large scale integration; production testing; Circuit faults; Circuit simulation; Circuit testing; Electrical fault detection; Fault detection; IEEE members; Integrated circuit yield; Large scale integration; Metallization; Production;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1982.1051686