DocumentCode :
892267
Title :
Scaling Limitations of Monolithic Polycrystalline-Silicon Resistors in VLSI Static RAM´s and Logic
Author :
Lu, Nicky Chau-chun ; Gerzberg, Levy ; Meindl, James D.
Volume :
17
Issue :
2
fYear :
1982
fDate :
4/1/1982 12:00:00 AM
Firstpage :
312
Lastpage :
320
Abstract :
Quantitative design criteria for monolithic polycrystalline-silicon resistors are established from physical models to develop an optimal device design. Based on the results, the parameters that limit the sealing of polysilicon resistors are identified, and a first-order estimation of minimum device dimensions is projected. The impact of this scaling on the performance of VLSI static RAM´s and logic is analyzed in terms of chip area, power, sensitivity to radiation, rise time, voltage swing, and noise margin. Based on constant-power scaling rules, resistor scaling is limited by the permissible nonlinearity dictated primarily by maximum rise time and sensitivity to radiation. After constant-field seating, the speed-power product is improved; however, the circuits have less noise margin and voltage swing and become more sensitive to radiation.
Keywords :
Integrated logic circuits; Integrated memory circuits; Large scale integration; Monolithic integrated circuits; Random-access storage; Resistors; Silicon; Circuit noise; Conductivity; Crystallization; Grain boundaries; Logic circuits; Logic devices; Performance analysis; Resistors; Very large scale integration; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1982.1051734
Filename :
1051734
Link To Document :
بازگشت