DocumentCode :
892305
Title :
An n-Well CMOS Dynamic RAM
Author :
Katsuhiro, S. ; Masuda, Hiroo ; Kamigaki, Yoshiaki ; Itoh, Kiyoo ; Hashimoto, Norikazu ; Arai, Eisuke
Volume :
17
Issue :
2
fYear :
1982
fDate :
4/1/1982 12:00:00 AM
Firstpage :
344
Lastpage :
348
Abstract :
A new n-well CMOS dynamic RAM is proposed. Experimental results with a 4K RAM, fabricated with advanced 2-/spl mu/m lithography, are presented. For the design of RAM´s greater than 256K, two major problems need to be solved: the increase in substrate current, and alpha-particle-induced soft errors. The new n-well CMOS RAM technology provides a solution to these problems. Use of PMOS transistors as load elements in peripheral circuits of the n-well CMOS RAM reduces the substrate current by at least two orders of magnitude. In addition, the potential barrier between the n-type well and the p-type substrate rejects holes generated in the substrate, resulting in the reduction of soft error rates.
Keywords :
Field effect integrated circuits; Integrated circuit technology; Integrated memory circuits; Large scale integration; Random-access storage; Acoustical engineering; Active noise reduction; CMOS technology; Circuits; DRAM chips; Laboratories; MOS devices; Random access memory; Read-write memory; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1982.1051739
Filename :
1051739
Link To Document :
بازگشت