Title :
A 32-bit execution unit in an advanced NMOS technology
Author :
Pomper, Michael ; Beifuss, Wolfgang ; Horninger, Karlheinrich ; Kaschte, Walter
fDate :
6/1/1982 12:00:00 AM
Abstract :
The circuit and design of an experimental 32-bit execution unit are described. It is fabricated in a scaled NMOS single-layer poly-technology with 2-/spl mu/m minimum gate length and low-ohmic polycide for gates and interconnections. The chip (25000 transistors, 16 mm/SUP 2/, 61 pins) is designed with a high degree of regularity and modularity. The circuit performs logic and arithmetic operations and has an on-chip control ROM for instruction decoding. It operates with a single 5-V supply voltage. Measurements resulted in a typical power dissipation of 750 mW and a maximum operation frequency of 6.5 MHz. At this frequency a 32/spl times/32 bit multiplication is performed in less than 5.5 /spl mu/s.
Keywords :
Field effect integrated circuits; Large scale integration; Microprocessor chips; field effect integrated circuits; large scale integration; microprocessor chips; Arithmetic; Decoding; Frequency; Integrated circuit interconnections; Logic circuits; MOS devices; Pins; Read only memory; Transistors; Voltage;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1982.1051771