DocumentCode :
894203
Title :
A versatile CMOS rate multiplier/variable divider
Author :
Dulk, Richard C Den ; Stuyt, Jan J.
Volume :
18
Issue :
3
fYear :
1983
fDate :
6/1/1983 12:00:00 AM
Firstpage :
267
Lastpage :
272
Abstract :
A versatile integrated circuit that delivers an optimally spaced output signal is presented. The paper includes a comparison of the commonly used rate-multiplication scheme and the accumulator rate-multiplier principle. It is shown that this principle always delivers the best possible digital approximation of a regular signal, but it is inherently slower. The design considerations for speed improvement are described, together with a scheme that leads to the special feature of a programmable denominator. In this case, the circuit can be used as, for example, a binary rate multiplier, BCD rate multiplier, and variable divider, etc. Cascading possibilities are shown, and some application areas are given. The circuit is ideally suited for use as a microprocessor compatible peripheral circuit in digital control systems.
Keywords :
Digital integrated circuits; Dividing circuits; Field effect integrated circuits; Multiplying circuits; digital integrated circuits; dividing circuits; field effect integrated circuits; multiplying circuits; Arithmetic; Digital circuits; Digital control; Frequency synthesizers; Laboratories; Microprocessors; Phase change materials; Power control; Power generation; Pulse generation;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1983.1051938
Filename :
1051938
Link To Document :
بازگشت