DocumentCode :
894412
Title :
Design, fabrication, and performance of scaled analog ICs
Author :
Enomoto, Tadayoshi ; Ishihara, Tsutomu ; Yasumoto, Masa-Aki ; Aizawa, Takashi
Volume :
18
Issue :
4
fYear :
1983
fDate :
8/1/1983 12:00:00 AM
Firstpage :
395
Lastpage :
402
Abstract :
This paper concerns scaled MOS circuits for high-speed and high-density analog LSIs. The effect of scaling the devices employing three different scaling laws (constant electric field, constant voltage, and quasiconstant voltage laws) is examined using both the first-order approximation and two-dimensional device simulator. Versatile scaling relationships for analog circuits are then developed. They show that the bandwidth, transient response, and low-frequency gain are generally improved; however, the signal-to-noise ratio (S/N) is reduced by a scaling factor of k/SUP 0.5/ or k depending on which scaling law is used. To further investigate the scaling effects, scaled NMOS op amps are developed based mainly on the quasi-constant voltage law with k of approximately 2 and 3 compared to the conventional 8.5 μm rule NMOS op amp. Improvements in slew rates and gain-bandwidth products are more than sixfold while keeping the low-frequency open-loop gain, power dissipation, and S/N almost unchanged.
Keywords :
Field effect integrated circuits; Integrated circuit technology; Large scale integration; Linear integrated circuits; Operational amplifiers; field effect integrated circuits; integrated circuit technology; large scale integration; linear integrated circuits; operational amplifiers; Analog circuits; Bandwidth; Circuit simulation; Fabrication; MOS devices; Operational amplifiers; Power dissipation; Signal to noise ratio; Transient response; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1983.1051962
Filename :
1051962
Link To Document :
بازگشت