DocumentCode :
895476
Title :
Modeling of Schottky coupled transistor logic
Author :
Blackstone, Scott C. ; Mertens, Robert P.
Volume :
13
Issue :
6
fYear :
1978
fDate :
12/1/1978 12:00:00 AM
Firstpage :
893
Lastpage :
898
Abstract :
The SCTL gate which promises increased speed and reduced power is discussed. It involves the use of a single lowly doped collector incorporating Schottky diodes to decode the output. A complete electrical model is formulated and compared with experimental results. The model is then used to optimize this structure with respect to extrinsic and intrinsic base doping and collector doping, and it resulted in an 8.5 ns fanout four device on a 2.5 μm epilayer. Finally, the model is used to study the possibility of Schottky clamping the base collector, and it was found that higher collector doping was needed for a minimum delay.
Keywords :
Bipolar integrated circuits; Integrated logic circuits; Schottky-barrier diodes; bipolar integrated circuits; integrated logic circuits; Capacitance; Clamps; Decoding; Doping; Logic; Power dissipation; Schottky barriers; Schottky diodes; Semiconductor process modeling; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1978.1052065
Filename :
1052065
Link To Document :
بازگشت