DocumentCode :
896130
Title :
Terminal Modeling of Hardened Integrated Circuits
Author :
Kleiner, C.T. ; Haas, R. ; Peacock, M. ; Mandel, G. ; Messenger, G.C. ; Weakley, D. ; DeMartino, Vince
Author_Institution :
Rockwell International 3370 Miraloma Avenue Anaheim, CA
Volume :
28
Issue :
6
fYear :
1981
Firstpage :
4334
Lastpage :
4339
Abstract :
A technique for device terminal modeling hardened DIICs for TREE has been described. The result provides a methodology which has been successfully applied to 16 ICs described in a previous paper (Ref 1). Because of the inherent flexibility of the modeling technique presented in this paper, the authors have extended the application to include other parts including more advanced Schottky TTL devices. This also includes subroutines for beta degradation, including rapid anneal. The models can be made available through the SYSCAP II program described in Ref (3).
Keywords :
Circuit testing; Computer aided manufacturing; Degradation; Design automation; Integrated circuit modeling; Operational amplifiers; Radiation effects; Radiation hardening; Registers; Switches;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.1981.4335725
Filename :
4335725
Link To Document :
بازگشت