DocumentCode :
896963
Title :
A gallium arsenide configurable cell array using buffered FET logic
Author :
Deming, Robert N. ; Zucca, Ricardo ; Vahrenkamp, Richard P. ; Hou, L. Daniel ; Naused, Barbara A. ; Gilbert, Barry K.
Volume :
19
Issue :
5
fYear :
1984
Firstpage :
728
Lastpage :
738
Abstract :
A GaAs configurable cell array has been fabricated using 1-/spl mu/m gate MESFETs on 3-in GaAs substrates using a planar fabrication technique. Depletion-mode MESFETs configured in buffered FET logic structures were used to implement the logic cells. The cells are programmable for several logic functions and two different drive capabilities. Placement and routing software was developed. Cell configuration and array organization were adjusted to optimize the efficiency of the placing and routing software. Measured results on several cell configurations with various device sizes yielded speed-power products ranging from 162 fJ and 460 fJ. A 306-cell array (equivalent to approximately 430 NOR gates) occupying a chip area of 2.0/spl times/2.8 mm was fabricated. A 5/spl times/5 bit parallel multiplier implemented with this array showed a multiplication time of 6.5 ns and a power dissipation ranging from 337 to 722 mW, corresponding to a cell power of 1.30-2.79 mW/cell.
Keywords :
Cellular arrays; Field effect integrated circuits; Gallium arsenide; III-V semiconductors; Integrated logic circuits; Multiplying circuits; cellular arrays; field effect integrated circuits; gallium arsenide; integrated logic circuits; multiplying circuits; FETs; Fabrication; Gallium arsenide; Logic arrays; Logic devices; Logic functions; MESFETs; Programmable logic arrays; Routing; Velocity measurement;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1984.1052215
Filename :
1052215
Link To Document :
بازگشت