Title :
Delay analysis of Si NMOS Gbit/s logic circuits
Author :
Bayruns, Robert J. ; Johnston, R.L. ; Fraser, Donald L., Jr. ; Fang, San-Chin
fDate :
10/1/1984 12:00:00 AM
Abstract :
A simple piecewise-linear analysis method which can be used to predict the logic propagation delay (τ/SUB d/) for fine-line Si NMOS logic gates is presented. The set of equations derived shows explicitly the dependence of τ/SUB d/ on inverter noise margins, driver transconductance, load current, node capacitance, driver and load input conductances, and driving waveshapes. Submicron-channel Si NMOS has demonstrated a τ/SUB d/ as low as 30 ps for unity fan-in and fan-out ring oscillators. It is shown that the p-n junction capacitances of the driver and load devices account for up to 50% of the total logic gate capacitances. If reduced (as in SOI for example), Si NMOS logic gates might produce a τ/SUB d/ as low as 15-20 ps. The delay analysis can be used to predict the operation of larger circuits. An example using a flip-flop frequency divider is given.
Keywords :
Delays; Field effect integrated circuits; Integrated logic circuits; Logic design; Logic gates; Piecewise-linear techniques; delays; field effect integrated circuits; integrated logic circuits; logic design; logic gates; piecewise-linear techniques; Capacitance; Circuit noise; Equations; Inverters; Logic circuits; Logic devices; Logic gates; MOS devices; Piecewise linear techniques; Propagation delay;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1984.1052218