DocumentCode :
897444
Title :
An electrically reconfigurable programmable logic array using a CMOS/DMOS technology
Author :
Fong, Edison ; Converse, Michael ; Denham, Paul
Volume :
19
Issue :
6
fYear :
1984
Firstpage :
1041
Lastpage :
1043
Abstract :
An electrically reconfigurable programmable logic array (ERPLA) has been fabricated using a novel double diffused silicon gate (DMOS) and CMOS technology. The chip consists of all the building blocks necessary to emulate a bipolar programmable array logic (PAL). To meet the 20-pin limitation of present bipolar devices, special circuitry was used to detect read/write conditions. The test chip has a typical read access time of 70 ns and a write time of 50 /spl mu/s. Chip size is 7.6 kmils/SUP 2/.
Keywords :
CMOS integrated circuits; Cellular arrays; Integrated logic circuits; cellular arrays; integrated logic circuits; CMOS logic circuits; CMOS technology; EPROM; Logic arrays; Logic devices; Programmable logic arrays; Reconfigurable logic; Silicon; Substrates; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1984.1052264
Filename :
1052264
Link To Document :
بازگشت