DocumentCode :
898569
Title :
A Design Style for VLSI CMOS
Author :
Myers, David J. ; Ivey, Peter A.
Volume :
20
Issue :
3
fYear :
1985
fDate :
6/1/1985 12:00:00 AM
Firstpage :
741
Lastpage :
745
Abstract :
CMOS is an attractive technology for the realization of VLSI systems. However conventional static CMOS design techniques lead to circuits which are slower and much less densely packed than equivalent NMOS circuits. After a brief review of precharge-discharge techniques, a novel method for designing clocked dynamic CMOS is described. This uses a four-phsse clocking scheme that is free from race and charge-sharing problems and results in faster, more compact layouts. A test chip and a full custom 25 000 transistor serial signal processing chip have been designed using this technique. Results obtained by probing the test ship are presented.
Keywords :
CMOS integrated circuits; Combinatorial circuits; Digital integrated circuits; Logic design; VLSI; CMOS logic circuits; CMOS technology; Clocks; Design methodology; Logic circuits; Logic design; Logic devices; MOS devices; Power dissipation; Very large scale integration;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1985.1052376
Filename :
1052376
Link To Document :
بازگشت