DocumentCode :
898967
Title :
A 1-Mbit CMOS DRAM with fast page mode and static column mode
Author :
Saito, Sakuyoshi ; Fujii, Shohei ; Okada, Yoshitaka ; Shinozaki, S. ; Natori, K. ; Ozawa, O.
Volume :
20
Issue :
5
fYear :
1985
Firstpage :
903
Lastpage :
908
Abstract :
A 1-Mb words/spl times/1-bit CMOS dynamic RAM fabricated with an advanced n-well CMOS technology is described. More than 2.2 million devices are integrated on a 62.5 mm/SUP 2/ silicon chip by utilizing an n-channel memory cell of triple-level poly Si structure and a 1.2-/spl mu/m feature size VLSI process. Novel CMOS circuit design techniques such as the half V/SUB cc/ bitline precharge scheme are successfully applied to realize the excellent performance combination of high-speed operation and low-power dissipation. The CMOS peripheral circuitry is capable of the new operating functions, fast page mode, or static column mode with metal mask options. The typical RAS access time is 56 ns, the active current is 30 mA at a 190-ns cycle time, and the standby current is 0.2 mA.
Keywords :
CMOS integrated circuits; Integrated memory circuits; Random-access storage; integrated memory circuits; random-access storage; Application software; CMOS memory circuits; CMOS technology; DRAM chips; MOS devices; Production; Random access memory; Silicon; Very large scale integration;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1985.1052413
Filename :
1052413
Link To Document :
بازگشت