DocumentCode :
899010
Title :
A fast wafer-level screening test for VLSI metallization
Author :
Menon, Satish S. ; Fu, Kuan-Yu
Author_Institution :
Motorola Inc., Austin, TX, USA
Volume :
14
Issue :
6
fYear :
1993
fDate :
6/1/1993 12:00:00 AM
Firstpage :
307
Lastpage :
309
Abstract :
A method for screening out poor-quality metallizations from VLSI fabrication lines by wafer-level probing is proposed. Theoretical analysis suggests a linear dependence of the metal line conductance on the square of the current density, at thermal equilibrium. The limit to this linearity for ideally perfect metallizations occurs at the metal melting point, at which there is a sudden decrease in the conductance value to zero. In real interconnects, nonidealities such as localized defects or nonuniform surrounding dielectric at isolated points could lead to a deviation of the conductance from ideal expectations. Using this as a diagnostic, a universal methodology for assessing metal quality, independently of the physical parameters of the metal line, is described. Qualitative correlation with electromigration lifetime results is used to validate the method.<>
Keywords :
VLSI; electromigration; failure analysis; integrated circuit testing; metallisation; VLSI metallization; current density; electromigration lifetime; failure mechanisms; interconnects; localized defects; metal line conductance; nonuniform surrounding dielectric; wafer-level screening test; Current density; Electromigration; Fabrication; Metallization; Stress; Temperature; Testing; Thermal conductivity; Thermal resistance; Very large scale integration;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/55.215207
Filename :
215207
Link To Document :
بازگشت