Title :
A triple-level wired 24K-gate CMOS gate array
Author :
Saigo, Takashi ; Niwa, Kiyoshi ; Ohto, Takeshi ; Kurosawa, Sachiko ; Takada, Tomoji
Abstract :
A 24K-gate CMOS gate array has been developed using triple-level wiring and a hierarchical layout method. A typical delay time is 1.6 ns with a fanout of 3 and a 3-mm metal interconnect length. The master chip was designed to be freely divided into blocks. A previously developed digital signal processor has been realized on the array. The design time was reduced to 25% of the normal design cycle although the chip size is 3.3 times larger than was realized by a handcrafted design.
Keywords :
CMOS integrated circuits; Cellular arrays; Integrated logic circuits; cellular arrays; integrated logic circuits; Delay effects; Design automation; Design methodology; Digital signal processing chips; Digital signal processors; Large-scale systems; Metallization; Very large scale integration; Voltage fluctuations; Wiring;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1985.1052428