DocumentCode :
899245
Title :
An alterable programmable logic array
Author :
Marchand, J. F Philippe
Volume :
20
Issue :
5
fYear :
1985
Firstpage :
1061
Lastpage :
1066
Abstract :
The NMOS alterable programmable logic array (APLA) performs the same logical function as a standard programmable logic array, but it can be programmed and reprogrammed electrically to change the logic function. Each term in the AND and OR array of the APLA can be individually enabled or disabled by writing a memory cell associated with it. The prototype array has 22 inputs, 22 outputs, and 64 product terms. The chip can be programmed through a standard microprocessor interface. The performance, operation, and layout of the PLA array; the basic dynamic memory cells; and the methods used to load and refresh the memory are described.
Keywords :
Cellular arrays; Field effect integrated circuits; Integrated logic circuits; cellular arrays; field effect integrated circuits; integrated logic circuits; Equations; Logic arrays; Logic design; Logic functions; Logic programming; MOS devices; Programmable logic arrays; Programmable logic devices; Read only memory; Writing;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1985.1052437
Filename :
1052437
Link To Document :
بازگشت