DocumentCode :
899401
Title :
A 500-MHz 8-bit D/A converter
Author :
Maio, Kenji ; Hayashi, Shin-Ichi ; Hotta, Masao ; Watanabe, Tomoyuki ; Ueda, Seiichi ; Yokozawa, Norio
Volume :
20
Issue :
6
fYear :
1985
Firstpage :
1133
Lastpage :
1137
Abstract :
An ultrafast monolithic 8-bit DAC is designed and fabricated. To realize this DAC, a new high-speed conversion technique, referred to as the data multiplexing method, and a variation of the segmented DAC (J.A. Shoeff, 1979) for low glitch are developed. The DAC is fabricated with shallow-groove-isolated 3-/spl mu/m VLSI technology with peak f/SUB T/´s of 4.5 GHz. An experimental 8-bit DAC features a conversion rate of over 500 MHz, a full-scale settling time to 1% of 2 ns, rise/fall times of 0.6 ns, and a glitch energy of 20 ps-V without input latches or a deglitcher.
Keywords :
Bipolar integrated circuits; Digital-analogue conversion; VLSI; bipolar integrated circuits; digital-analogue conversion; Computer displays; Computer graphics; Decoding; Energy resolution; Impedance; Laboratories; Latches; Noise reduction; Switching circuits; Very large scale integration;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1985.1052450
Filename :
1052450
Link To Document :
بازگشت