DocumentCode :
899592
Title :
A 4-Kbit associative memory LSI
Author :
Ogura, Takeshi ; Yamada, Shin-Ichiro ; Nikaido, Tadanobu
Volume :
20
Issue :
6
fYear :
1985
Firstpage :
1277
Lastpage :
1282
Abstract :
A 4-Kb (128 words/spl times/32 bits) CMOS associative-memory large-scale integration (LSI) is described. This LSI has all the functions necessary to achieve a self-operative high-speed data search system. Garbage data collection capabilities have been built into the chip in order to develop self-operative systems. The chip´s paralleled and pipelined multiple-response resolver makes high-speed, high-throughput data retrieval possible. On-chip extension capabilities for word length and count simplify attainment of a large associative memory system. A newly developed cell circuit allows for simultaneous parallel-writing operation for multiple words. This LSI, which is fabricated using 3-/spl mu/m and double-aluminium-layer CMOS process technology, has a 140-ns measured minimum cycle time and 250-mW measured power dissipation at 5-MHz operation.
Keywords :
CMOS integrated circuits; Content-addressable storage; Integrated memory circuits; Large scale integration; content-addressable storage; integrated memory circuits; large scale integration; Associative memory; CMOS process; CMOS technology; Circuits; Information retrieval; Large scale integration; Power dissipation; Power measurement; System-on-a-chip; Time measurement;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1985.1052469
Filename :
1052469
Link To Document :
بازگشت