• DocumentCode
    899746
  • Title

    Design of an FPGA Logic Element for Implementing Asynchronous NULL Convention Logic Circuits

  • Author

    Smith, Scott C.

  • Author_Institution
    Univ. of Missouri-Rolla, Rolla
  • Volume
    15
  • Issue
    6
  • fYear
    2007
  • fDate
    6/1/2007 12:00:00 AM
  • Firstpage
    672
  • Lastpage
    683
  • Abstract
    Two versions of a reconfigurable logic element are developed for use in constructing afield-programmable gate array NULL convention logic (NCL) field-programmable gate array (FPGA): one with extra embedded registration capability, which requires additional area, and one without. Both versions can be configured as any of the 27 fundamental NCL gates, including resettable and inverting variations, and both can utilize embedded registration for gates with three or fewer inputs; however, only the version with the additional embedded registration capability can utilize embedded registration with four-input gates. These two approaches are compared with each other and with an existing approach, showing that both versions developed herein yield a more area efficient NCL circuit implementation, compared to the previous work. The two FPGA logic elements are simulated at the transistor level using the 1.8-V, 180-nm TSMC CMOS process.
  • Keywords
    CMOS logic circuits; embedded systems; field programmable gate arrays; FPGA; NCL; TSMC CMOS process; asynchronous NULL convention logic circuits; embedded registration capability; field-programmable gate array; input gates; CMOS logic circuits; Clocks; Delay; Electromagnetic interference; Field programmable gate arrays; Logic arrays; Logic circuits; Logic design; Reconfigurable logic; Timing; Asynchronous logic design; NULL convention logic (NCL); delay-insensitive circuits; field-programmable gate array (FPGA); reconfigurable logic;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2007.898726
  • Filename
    4231891