DocumentCode :
900050
Title :
An ECL 5000-gate gate array with 190-ps gate delay
Author :
Tatsuki, Makoto ; Kato, Shuichi ; Okabe, Masatomi ; Yakushiji, Hisao ; Kuramitsu, Yohichi
Volume :
21
Issue :
2
fYear :
1986
fDate :
4/1/1986 12:00:00 AM
Firstpage :
234
Lastpage :
239
Abstract :
The authors describe an ECL 5000-gate gate array for use in mainframe computers. A modified paired-gate cell is introduced to obtain a high utilization of elements and a high functionality. The appropriate selection of emitter-follower currents is performed to achieve high performance for the LSI. The basic gate delay time is 190 ps/gate at a power dissipation of 2.56 mW/gate by using advanced bipolar transistors. To examine the performance of this gate array, a 16-bit multiplier has been implemented by utilizing the automatic CAD system and mounted on a 148-pin pin-grid array package. The multiplication time is 8.3 ns.
Keywords :
Bipolar integrated circuits; Cellular arrays; Circuit layout CAD; Emitter-coupled logic; Integrated circuit technology; Integrated logic circuits; Large scale integration; bipolar integrated circuits; cellular arrays; circuit layout CAD; emitter-coupled logic; integrated circuit technology; integrated logic circuits; large scale integration; Art; Bipolar transistors; Costs; Delay; Dielectrics; Large scale integration; Logic circuits; Metallization; Power dissipation; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1986.1052509
Filename :
1052509
Link To Document :
بازگشت