Title :
Sample-set differential logic (SSDL) for complex high-speed VLSI
Author :
Grotjohn, Timothy A. ; Hoefflinger, Bernd
fDate :
4/1/1986 12:00:00 AM
Abstract :
An improved CMOS logic circuitusing a differential cascode tree with sample and set phases of operation is presented. The sample-set differential logic (SSDL) circuit allows the use of several transistors in series in the cascode tree without significant speed degradation. Also, the signals arriving at the input require only a short valid time, which allows long interconnect delays. This improved logic circuits is compared with two other common CMOS logic circuits in a simulated design example.
Keywords :
CMOS integrated circuits; Integrated circuit technology; Integrated logic circuits; VLSI; integrated circuit technology; integrated logic circuits; CMOS logic circuits; Circuit analysis computing; Digital systems; Error analysis; Integrated circuit noise; Integrated circuit reliability; Inverters; Switching circuits; Threshold voltage; Very large scale integration;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1986.1052530