DocumentCode :
900679
Title :
Latched domino CMOS logic
Author :
Pretorius, Jacobus A. ; Shubat, Alex S. ; Salama, C. Andre T
Volume :
21
Issue :
4
fYear :
1986
fDate :
8/1/1986 12:00:00 AM
Firstpage :
514
Lastpage :
522
Abstract :
A new gate configuration, the latched domino (Ldomino) CMOS gate, is presented. It can be used to alleviate the inversion problem inherent in domino CMOS, while improving speed and reducing layout area. Ldomino logic can serve as an efficient interface stage between blocks of static and domino or differential-cascode voltage-switch logic. The function of interfacing single-ended logic signals to differential domino-compatible logic signals is combined with the capability of efficient implementation of complex logic functions, thereby improving the logic flexibility of domino logic. A simple 4-bit ALU is used as an illustrative example of the application of Ldomino logic.
Keywords :
CMOS integrated circuits; Integrated logic circuits; integrated logic circuits; Africa; CMOS logic circuits; Councils; Jacobian matrices; Logic circuits; Logic design; Logic functions; Logic gates; Switches; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1986.1052565
Filename :
1052565
Link To Document :
بازگشت