Title :
A 1-Mbit CMOS dynamic RAM with design-for test functions
Author :
McAdams, Hugh ; Neal, Joseph H. ; Holland, Bart ; Inoue, Shinji ; Loh, W.K. ; Poteet, Ken
fDate :
10/1/1986 12:00:00 AM
Abstract :
A 1-Mb CMOS DRAM measuring 4.3×11.7 mm/SUP 2/ (50.32 mm/SUP 2/) has been fabricated using 1.0-μm CMOS double-poly single-metal process technology. Both moat and second-level poly are clad to reduce circuit propagation delays. The chip incorporates two modes of 8-bit parallel READ/WRITE, as well as additional functions for test-time reduction. Eight 1-Mb family members can be produced by metal mask selection. The device uses static column circuitry along with two-stage intermediate output buffers to achieve a typical column address access time of 20 ns.
Keywords :
CMOS integrated circuits; Integrated memory circuits; Random-access storage; integrated memory circuits; random-access storage; CMOS process; CMOS technology; Capacitors; Circuit testing; Costs; DRAM chips; MOS devices; Propagation delay; Random access memory; Semiconductor device measurement;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1986.1052588