DocumentCode :
900961
Title :
A high-speed 64K×4 CMOS DRAM using on-chip self-timing techniques
Author :
Kobayashi, Toshifumi ; Arimoto, Kazutami ; Ikeda, Yuto ; Hatanaka, Masahiro ; Mashiko, Koichiro ; Yamada, Michihiro ; Nakano, Takao
Volume :
21
Issue :
5
fYear :
1986
fDate :
10/1/1986 12:00:00 AM
Firstpage :
655
Lastpage :
661
Abstract :
The duration of internal operation of this DRAM is controlled by on-chip self-timing signals. With this feature, the leading and trailing edges of the row address strobe are allowed to have timing windows of 16 and 11 ns, respectively, even at a minimum cycle time of 80 ns. A novel address decoding scheme, utilizing a combination of NMOS NOR row decoders, CMOS NAND column decoders, and common predecoders, is employed to realize a fast array access time and a small die. The RAM has been fabricated with a 1.2-μm n-well CMOS technology, and has a 21.34-mm/SUP 2/ die. Typical row access and column address access times are 47 and 16 ns, respectively. The active power dissipation is 115 mW at 200-ns cycle time.
Keywords :
CMOS integrated circuits; Integrated memory circuits; Random-access storage; integrated memory circuits; random-access storage; CMOS technology; Clocks; Costs; DRAM chips; Decoding; MOS devices; Power dissipation; Random access memory; Read-write memory; Timing;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1986.1052591
Filename :
1052591
Link To Document :
بازگشت