• DocumentCode
    900992
  • Title

    COP: a Crosstalk OPtimizer for gridded channel routing

  • Author

    Jhang, Kyoung-Son ; Ha, Soonhoi ; Jhon, Chu Shik

  • Author_Institution
    Dept. of Comput. Eng., Hannam Univ., Taejon, South Korea
  • Volume
    15
  • Issue
    4
  • fYear
    1996
  • fDate
    4/1/1996 12:00:00 AM
  • Firstpage
    424
  • Lastpage
    429
  • Abstract
    The interwire spacing in a VLSI chip becomes closer as the VLSI fabrication technology rapidly evolves. Accordingly, it becomes important to consider crosstalk caused by the coupling capacitance between adjacent wires in the layout design for the fast and safe VLSI circuits. The upper bounds of the allowable crosstalk for nets, called crosstalk constraints, are usually given in the design specification. This paper proposes a crosstalk minimization technique based on segment rearrangement for gridded channel routing. The technique repeatedly rearranges horizontal wire segments and/or increase the number of tracks to satisfy the crosstalk constraints. With experiments, we observed that the presented technique is more effective than the track permutation technique
  • Keywords
    VLSI; capacitance; circuit layout CAD; circuit optimisation; crosstalk; integrated circuit layout; network routing; COP; VLSI chip; coupling capacitance; crosstalk constraints; crosstalk minimization technique; crosstalk optimizer; gridded channel routing; horizontal wire segments; layout design; segment rearrangement; Capacitance; Cost function; Coupling circuits; Crosstalk; Fabrication; Minimization; Routing; Upper bound; Very large scale integration; Wire;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/43.494705
  • Filename
    494705