• DocumentCode
    901029
  • Title

    A Robust and Fast Digital Background Calibration Technique for Pipelined ADCs

  • Author

    Fan, Jen-Lin ; Wang, Chung-Yi ; Wu, Jieh-Tsorng

  • Author_Institution
    Nat. Chiao-Tung Univ., Hsin-Chu
  • Volume
    54
  • Issue
    6
  • fYear
    2007
  • fDate
    6/1/2007 12:00:00 AM
  • Firstpage
    1213
  • Lastpage
    1223
  • Abstract
    This paper presents a background calibration scheme for pipelined analog-to-digital converters (ADCs) that is robust and has short calibration time. For a switched-capacitor (SC) pipeline stage, by splitting its input sampling capacitor, a random sequence can be injected into the ADC´s signal path, and then calibration data can be extracted from the ADC´s digital output without interrupting its normal conversion operation. Using an input-dependent scheme to generate the calibration random sequence, no additional signal range is required to accommodate the extra calibration signal. Furthermore, using random choppers to scramble signal can ensure that all necessary calibration data can be collected within a given time regardless of input conditions, resulting in a more robust ADC. A split-channel ADC architecture is proposed to reduce the calibration time. The split-channel ADC consists of two A/D channels that receive the same analog input but employ different random sequences for calibration. The calibration time can be greatly reduced by comparing the digital outputs from both channels and then removing the embedded perturbations before extracting the calibration data. The proposed calibration techniques are analyzed by using both theoretical formulation and system-level simulation.
  • Keywords
    analogue-digital conversion; choppers (circuits); switched capacitor networks; A/D channels; digital background calibration technique; embedded perturbations; input sampling capacitor; pipelined ADC; pipelined analog-to-digital converters; random choppers; random sequences; split-channel ADC architecture; switched-capacitor pipeline stage; system-level simulation; Analog-digital conversion; Calibration; Capacitors; Choppers; Data mining; Pipelines; Random sequences; Robustness; Sampling methods; Signal generators; Analog-to-digital (A/D) conversion; calibration; digital background calibration; mixed analog–digital integrated circuits;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2007.895231
  • Filename
    4232582