DocumentCode :
901119
Title :
A 2-μm CMOS 8-MIPS digital processor with parallel processing capability
Author :
Van Wijk, Frans J. ; Van Meerbergen, Jef L. ; Welten, Frank P. ; Stoter, Jan ; Huisken, Jos A. ; Delaruelle, Antoine ; Van Eerdewijk, Karel J E ; Schmid, Josef ; Wittek, Jan H.
Volume :
21
Issue :
5
fYear :
1986
fDate :
10/1/1986 12:00:00 AM
Firstpage :
750
Lastpage :
765
Abstract :
A 2-μm CMOS VLSI digital signal processor (DSP) family, the SP50, is described that is capable of eight million instructions per second and up to six concurrent operations in each instruction. Two DSPs, the PCB5010 and PCB5011, have been developed. Both are based on a common architecture which contains two 16-bit data buses, and a 16×16→40-bit multiplier accumulator and 16-bit ALU, both with multiprecision support in hardware. Also implemented are two static data RAMs (128×16 or 256×16), a data ROM (51×16), a 15-word three-port register file, three address computation units, and five serial and parallel I/O interfaces. The data path is controlled by an orthogonal instruction set, using 40-bit microcode words. The controller contains a five-level stack and an instruction repeat register, and can have either on-chip program memory (RAM: 32×40; ROM: 987×40) or off-chip program memory (up to 64K×40). Benchmarks show a two to sixfold improvement in overall performance over its predecessors.
Keywords :
CMOS integrated circuits; Computerised signal processing; Microprocessor chips; Parallel architectures; computerised signal processing; microprocessor chips; parallel architectures; CMOS process; Computer architecture; Data buses; Digital signal processing; Digital signal processors; Parallel processing; Random access memory; Read only memory; Registers; Very large scale integration;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1986.1052604
Filename :
1052604
Link To Document :
بازگشت