Title :
A 1.5-Mbit/s×128-channel time-switch LSI for digital still picture exchanges
Author :
Nikaido, Tadanobu ; Yamada, Shin-Ichiro ; Fukuda, Hideki ; Suzuki, Shigefusa
fDate :
10/1/1986 12:00:00 AM
Abstract :
A high-speed time-switch LSI comprising a major part of a 1.5-Mb/s 128-channel digital still-picture switching system has been developed. A pipelined multiplexer architecture which combines a pipelined multiplexer with a shift register is proposed. This design is suitable for high-speed operation, since it consists of repetitive-element circuits with minimum fan-in and fan-out counts. Using conventional 2.5-μm CMOS process technology, the measured maximum clock rate and throughput of a time-switch LSI using this architecture are 56 MHz and 224 Mb/s, respectively, under typical conditions. The throughput is about five times as large as that of a standard-type time-switch LSI that uses a RAM fabricated with 2.2-μm NMOS process technology.
Keywords :
CMOS integrated circuits; Digital communication systems; Large scale integration; Multiplexing equipment; Pipeline processing; Switching circuits; Time switches; digital communication systems; large scale integration; multiplexing equipment; pipeline processing; switching circuits; time switches; CMOS process; CMOS technology; Circuits; Clocks; Large scale integration; MOS devices; Multiplexing; Shift registers; Switching systems; Throughput;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1986.1052610