DocumentCode :
901802
Title :
Observation of latch-up time evolution in CMOS IC´s by means of SEM stroboscopic voltage contrast techniques
Author :
Zanoni, Enrico ; Giannini, Manuela ; Senin, Antonio ; Simeone, Giovanni ; Canali, Claudio
Volume :
22
Issue :
1
fYear :
1987
fDate :
2/1/1987 12:00:00 AM
Firstpage :
65
Lastpage :
70
Abstract :
SEM stroboscopic voltage contrast techniques allow one to observe with high voltage resolution the temporal and spatial evolution of latch-up phenomena from the firing event to the final condition. In particular, the authors show by means of an example that in a CMOS IC the firing point may be different from the latch-up site in steady state. Only dynamic observations, therefore, allow a complete understanding of latch-up phenomena and an effective correction of IC layout.
Keywords :
CMOS integrated circuits; Failure analysis; Integrated logic circuits; Scanning electron microscopy; failure analysis; integrated logic circuits; scanning electron microscopy; CMOS integrated circuits; CMOS technology; Coupling circuits; Failure analysis; Integrated circuit layout; Irrigation; Scanning electron microscopy; Spatial resolution; Steady-state; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1987.1052672
Filename :
1052672
Link To Document :
بازگشت